MKL27Z64VLH4 MIMXRT1052DVL6A

名称:MKL27Z64VLH4 MIMXRT1052DVL6A

供应商:誉诚(深圳)实业科技有限公司

价格:面议

最小起订量:1/台

地址:深圳市福田区赛格科技园4栋10楼

手机:13560767759

联系人:朱雅丽 (请说在中科商务网上看到)

产品编号:134223127

更新时间:2021-02-09

发布者IP:27.38.240.31

详细说明

  8.21.6.3

  Deep-sleep mode

  In Deep-sleep mode, the LPC81xM is in Sleep-mode and all peripheral clocks and all

  clock sources are off except for the IRC and watchdog oscillator or low-power oscillator if

  selected. The IRC output is disabled. In addition all analog blocks are shut down and the

  flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog

  oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

  The LPC81xM can wake up from Deep-sleep mode via a reset, digital pins selected as

  inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the

  USART (if the USART is configured in synchronous slave mode), the SPI, or the I2C

  blocks (in slave mode).

  Any interrupt used for waking up from Deep-sleep mode must be enabled in one of the

  SYSCON wake-up enable registers and the NVIC.

  Deep-sleep mode saves power and allows for short wake-up times.

  8.21.6.4

  Power-down mode

  In Power-down mode, the LPC81xM is in Sleep-mode and all peripheral clocks and all

  clock sources are off except for watchdog oscillator or low-power oscillator if selected. In

  addition all analog blocks and the flash are shut down. In Power-down mode, the

  application can keep the watchdog oscillator and the BOD circuit running for self-timed

  wake-up and BOD protection.

  The LPC81xM can wake up from Power-down mode via a reset, digital pins selected as

  inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the

  USART (if the USART is configured in synchronous slave mode), the SPI, or the I2C

  blocks (in slave mode)